Jump to main content
US EPA
United States Environmental Protection Agency
Search
Search
Main menu
Environmental Topics
Laws & Regulations
About EPA
Health & Environmental Research Online (HERO)
Contact Us
Print
Feedback
Export to File
Search:
This record has one attached file:
Add More Files
Attach File(s):
Display Name for File*:
Save
Citation
Tags
HERO ID
2189016
Reference Type
Book/Book Chapter
Title
Reliability of Cu/low-k wafer level package (WLP)
Author(s)
Yoon, SW; Wirtasa, D; Lim, S; Ching, JM; Kripesh, V
Year
2005
Book Title
Electronics Packaging Technology Conference Proceedings
Page Numbers
401-405
Web of Science Id
WOS:000236080200074
Abstract
With the move to 300 mm wafer, WLP becomes even more attractive as the solution for backend processing, More importantly as an enabling technology for the most advanced 0.13 micron technology using Cu/low-k interconnect devices. Cu/low-k devices need WLP since wire-bond forces could damage the soft device structures. Additionally, low-k interconnect densities often reach values that can only be accommodated by area-array packaging technology. Low-k materials are mechanically, chemically, thermally, and electrically less stable than the historical material of choice, SiO2. Therefore, the challenge lies not only in identifying and characterizing the candidate materials, but also in devising the best method to integrate those materials for packaging.
Test wafer was fabricated with 4 Cu/low-k (black diamond) dielectrics layers. And it has multilayer via-chain to check the internal ILD stack reliability. Die size was 15mm x 15mm and 10 no. was about 800. Using these test wafers, WLP was fabricated with multi dielectrics layers (BCB) and Cu metal redistribution. Wafer level package has 300um pitch solder bump and Cu post interconnects to get better board level solder joint reliability. Cu post and solder cap were prepared by electroplating method. To investigate the solder joint integrity, daisy chains are connected to the PCB board and resistance was electrically monitored. Board level solder joint reliability is performed in temperature cycle chamber (-45/120C).
Tags
IRIS
•
PCBs
Litsearches
WoS
Remaining
LitSearch August 2015
WoS
Home
Learn about HERO
Using HERO
Search HERO
Projects in HERO
Risk Assessment
Transparency & Integrity